Espressif Systems /ESP32-S3 /EXTMEM /CORE0_ACS_CACHE_INT_CLR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CORE0_ACS_CACHE_INT_CLR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (CORE0_IBUS_ACS_MSK_IC_INT_CLR)CORE0_IBUS_ACS_MSK_IC_INT_CLR 0 (CORE0_IBUS_WR_IC_INT_CLR)CORE0_IBUS_WR_IC_INT_CLR 0 (CORE0_IBUS_REJECT_INT_CLR)CORE0_IBUS_REJECT_INT_CLR 0 (CORE0_DBUS_ACS_MSK_DC_INT_CLR)CORE0_DBUS_ACS_MSK_DC_INT_CLR 0 (CORE0_DBUS_REJECT_INT_CLR)CORE0_DBUS_REJECT_INT_CLR

Description

******* Description ***********

Fields

CORE0_IBUS_ACS_MSK_IC_INT_CLR

The bit is used to clear interrupt by cpu access icache while the corresponding ibus is disabled or icache is disabled which include speculative access.

CORE0_IBUS_WR_IC_INT_CLR

The bit is used to clear interrupt by ibus trying to write icache

CORE0_IBUS_REJECT_INT_CLR

The bit is used to clear interrupt by authentication fail.

CORE0_DBUS_ACS_MSK_DC_INT_CLR

The bit is used to clear interrupt by cpu access dcache while the corresponding dbus is disabled or dcache is disabled which include speculative access.

CORE0_DBUS_REJECT_INT_CLR

The bit is used to clear interrupt by authentication fail.

Links

() ()